|
| 1 | +// NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py |
| 2 | +// RUN: %clang_cc1 -triple powerpc64le-linux-unknown -target-cpu future \ |
| 3 | +// RUN: -emit-llvm -o - %s | FileCheck %s |
| 4 | + |
| 5 | + |
| 6 | +// CHECK-LABEL: @test_dmr_copy( |
| 7 | +// CHECK-NEXT: entry: |
| 8 | +// CHECK-NEXT: [[PTR1_ADDR:%.*]] = alloca ptr, align 8 |
| 9 | +// CHECK-NEXT: [[PTR2_ADDR:%.*]] = alloca ptr, align 8 |
| 10 | +// CHECK-NEXT: store ptr [[PTR1:%.*]], ptr [[PTR1_ADDR]], align 8 |
| 11 | +// CHECK-NEXT: store ptr [[PTR2:%.*]], ptr [[PTR2_ADDR]], align 8 |
| 12 | +// CHECK-NEXT: [[TMP0:%.*]] = load ptr, ptr [[PTR1_ADDR]], align 8 |
| 13 | +// CHECK-NEXT: [[ADD_PTR:%.*]] = getelementptr inbounds <1024 x i1>, ptr [[TMP0]], i64 2 |
| 14 | +// CHECK-NEXT: [[TMP1:%.*]] = load <1024 x i1>, ptr [[ADD_PTR]], align 128 |
| 15 | +// CHECK-NEXT: [[TMP2:%.*]] = load ptr, ptr [[PTR2_ADDR]], align 8 |
| 16 | +// CHECK-NEXT: [[ADD_PTR1:%.*]] = getelementptr inbounds <1024 x i1>, ptr [[TMP2]], i64 1 |
| 17 | +// CHECK-NEXT: store <1024 x i1> [[TMP1]], ptr [[ADD_PTR1]], align 128 |
| 18 | +// CHECK-NEXT: ret void |
| 19 | +// |
| 20 | +void test_dmr_copy(__dmr1024 *ptr1, __dmr1024 *ptr2) { |
| 21 | + *(ptr2 + 1) = *(ptr1 + 2); |
| 22 | +} |
| 23 | + |
| 24 | +// CHECK-LABEL: @test_dmr_typedef( |
| 25 | +// CHECK-NEXT: entry: |
| 26 | +// CHECK-NEXT: [[INP_ADDR:%.*]] = alloca ptr, align 8 |
| 27 | +// CHECK-NEXT: [[OUTP_ADDR:%.*]] = alloca ptr, align 8 |
| 28 | +// CHECK-NEXT: [[VDMRIN:%.*]] = alloca ptr, align 8 |
| 29 | +// CHECK-NEXT: [[VDMROUT:%.*]] = alloca ptr, align 8 |
| 30 | +// CHECK-NEXT: store ptr [[INP:%.*]], ptr [[INP_ADDR]], align 8 |
| 31 | +// CHECK-NEXT: store ptr [[OUTP:%.*]], ptr [[OUTP_ADDR]], align 8 |
| 32 | +// CHECK-NEXT: [[TMP0:%.*]] = load ptr, ptr [[INP_ADDR]], align 8 |
| 33 | +// CHECK-NEXT: store ptr [[TMP0]], ptr [[VDMRIN]], align 8 |
| 34 | +// CHECK-NEXT: [[TMP1:%.*]] = load ptr, ptr [[OUTP_ADDR]], align 8 |
| 35 | +// CHECK-NEXT: store ptr [[TMP1]], ptr [[VDMROUT]], align 8 |
| 36 | +// CHECK-NEXT: [[TMP2:%.*]] = load ptr, ptr [[VDMRIN]], align 8 |
| 37 | +// CHECK-NEXT: [[TMP3:%.*]] = load <1024 x i1>, ptr [[TMP2]], align 128 |
| 38 | +// CHECK-NEXT: [[TMP4:%.*]] = load ptr, ptr [[VDMROUT]], align 8 |
| 39 | +// CHECK-NEXT: store <1024 x i1> [[TMP3]], ptr [[TMP4]], align 128 |
| 40 | +// CHECK-NEXT: ret void |
| 41 | +// |
| 42 | +void test_dmr_typedef(int *inp, int *outp) { |
| 43 | + __dmr1024 *vdmrin = (__dmr1024 *)inp; |
| 44 | + __dmr1024 *vdmrout = (__dmr1024 *)outp; |
| 45 | + *vdmrout = *vdmrin; |
| 46 | +} |
| 47 | + |
| 48 | +// CHECK-LABEL: @test_dmr_arg( |
| 49 | +// CHECK-NEXT: entry: |
| 50 | +// CHECK-NEXT: [[VDMR_ADDR:%.*]] = alloca ptr, align 8 |
| 51 | +// CHECK-NEXT: [[PTR_ADDR:%.*]] = alloca ptr, align 8 |
| 52 | +// CHECK-NEXT: [[VDMRP:%.*]] = alloca ptr, align 8 |
| 53 | +// CHECK-NEXT: store ptr [[VDMR:%.*]], ptr [[VDMR_ADDR]], align 8 |
| 54 | +// CHECK-NEXT: store ptr [[PTR:%.*]], ptr [[PTR_ADDR]], align 8 |
| 55 | +// CHECK-NEXT: [[TMP0:%.*]] = load ptr, ptr [[PTR_ADDR]], align 8 |
| 56 | +// CHECK-NEXT: store ptr [[TMP0]], ptr [[VDMRP]], align 8 |
| 57 | +// CHECK-NEXT: [[TMP1:%.*]] = load ptr, ptr [[VDMR_ADDR]], align 8 |
| 58 | +// CHECK-NEXT: [[TMP2:%.*]] = load <1024 x i1>, ptr [[TMP1]], align 128 |
| 59 | +// CHECK-NEXT: [[TMP3:%.*]] = load ptr, ptr [[VDMRP]], align 8 |
| 60 | +// CHECK-NEXT: store <1024 x i1> [[TMP2]], ptr [[TMP3]], align 128 |
| 61 | +// CHECK-NEXT: ret void |
| 62 | +// |
| 63 | +void test_dmr_arg(__dmr1024 *vdmr, int *ptr) { |
| 64 | + __dmr1024 *vdmrp = (__dmr1024 *)ptr; |
| 65 | + *vdmrp = *vdmr; |
| 66 | +} |
| 67 | + |
| 68 | +// CHECK-LABEL: @test_dmr_const_arg( |
| 69 | +// CHECK-NEXT: entry: |
| 70 | +// CHECK-NEXT: [[VDMR_ADDR:%.*]] = alloca ptr, align 8 |
| 71 | +// CHECK-NEXT: [[PTR_ADDR:%.*]] = alloca ptr, align 8 |
| 72 | +// CHECK-NEXT: [[VDMRP:%.*]] = alloca ptr, align 8 |
| 73 | +// CHECK-NEXT: store ptr [[VDMR:%.*]], ptr [[VDMR_ADDR]], align 8 |
| 74 | +// CHECK-NEXT: store ptr [[PTR:%.*]], ptr [[PTR_ADDR]], align 8 |
| 75 | +// CHECK-NEXT: [[TMP0:%.*]] = load ptr, ptr [[PTR_ADDR]], align 8 |
| 76 | +// CHECK-NEXT: store ptr [[TMP0]], ptr [[VDMRP]], align 8 |
| 77 | +// CHECK-NEXT: [[TMP1:%.*]] = load ptr, ptr [[VDMR_ADDR]], align 8 |
| 78 | +// CHECK-NEXT: [[TMP2:%.*]] = load <1024 x i1>, ptr [[TMP1]], align 128 |
| 79 | +// CHECK-NEXT: [[TMP3:%.*]] = load ptr, ptr [[VDMRP]], align 8 |
| 80 | +// CHECK-NEXT: store <1024 x i1> [[TMP2]], ptr [[TMP3]], align 128 |
| 81 | +// CHECK-NEXT: ret void |
| 82 | +// |
| 83 | +void test_dmr_const_arg(const __dmr1024 *const vdmr, int *ptr) { |
| 84 | + __dmr1024 *vdmrp = (__dmr1024 *)ptr; |
| 85 | + *vdmrp = *vdmr; |
| 86 | +} |
| 87 | + |
| 88 | +// CHECK-LABEL: @test_dmr_array_arg( |
| 89 | +// CHECK-NEXT: entry: |
| 90 | +// CHECK-NEXT: [[VDMRA_ADDR:%.*]] = alloca ptr, align 8 |
| 91 | +// CHECK-NEXT: [[PTR_ADDR:%.*]] = alloca ptr, align 8 |
| 92 | +// CHECK-NEXT: [[VDMRP:%.*]] = alloca ptr, align 8 |
| 93 | +// CHECK-NEXT: store ptr [[VDMRA:%.*]], ptr [[VDMRA_ADDR]], align 8 |
| 94 | +// CHECK-NEXT: store ptr [[PTR:%.*]], ptr [[PTR_ADDR]], align 8 |
| 95 | +// CHECK-NEXT: [[TMP0:%.*]] = load ptr, ptr [[PTR_ADDR]], align 8 |
| 96 | +// CHECK-NEXT: store ptr [[TMP0]], ptr [[VDMRP]], align 8 |
| 97 | +// CHECK-NEXT: [[TMP1:%.*]] = load ptr, ptr [[VDMRA_ADDR]], align 8 |
| 98 | +// CHECK-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds <1024 x i1>, ptr [[TMP1]], i64 0 |
| 99 | +// CHECK-NEXT: [[TMP2:%.*]] = load <1024 x i1>, ptr [[ARRAYIDX]], align 128 |
| 100 | +// CHECK-NEXT: [[TMP3:%.*]] = load ptr, ptr [[VDMRP]], align 8 |
| 101 | +// CHECK-NEXT: store <1024 x i1> [[TMP2]], ptr [[TMP3]], align 128 |
| 102 | +// CHECK-NEXT: ret void |
| 103 | +// |
| 104 | +void test_dmr_array_arg(__dmr1024 vdmra[], int *ptr) { |
| 105 | + __dmr1024 *vdmrp = (__dmr1024 *)ptr; |
| 106 | + *vdmrp = vdmra[0]; |
| 107 | +} |
| 108 | + |
| 109 | +// CHECK-LABEL: @test_dmr_ret( |
| 110 | +// CHECK-NEXT: entry: |
| 111 | +// CHECK-NEXT: [[PTR_ADDR:%.*]] = alloca ptr, align 8 |
| 112 | +// CHECK-NEXT: [[VDMRP:%.*]] = alloca ptr, align 8 |
| 113 | +// CHECK-NEXT: store ptr [[PTR:%.*]], ptr [[PTR_ADDR]], align 8 |
| 114 | +// CHECK-NEXT: [[TMP0:%.*]] = load ptr, ptr [[PTR_ADDR]], align 8 |
| 115 | +// CHECK-NEXT: store ptr [[TMP0]], ptr [[VDMRP]], align 8 |
| 116 | +// CHECK-NEXT: [[TMP1:%.*]] = load ptr, ptr [[VDMRP]], align 8 |
| 117 | +// CHECK-NEXT: [[ADD_PTR:%.*]] = getelementptr inbounds <1024 x i1>, ptr [[TMP1]], i64 2 |
| 118 | +// CHECK-NEXT: ret ptr [[ADD_PTR]] |
| 119 | +// |
| 120 | +__dmr1024 *test_dmr_ret(int *ptr) { |
| 121 | + __dmr1024 *vdmrp = (__dmr1024 *)ptr; |
| 122 | + return vdmrp + 2; |
| 123 | +} |
| 124 | + |
| 125 | +// CHECK-LABEL: @test_dmr_ret_const( |
| 126 | +// CHECK-NEXT: entry: |
| 127 | +// CHECK-NEXT: [[PTR_ADDR:%.*]] = alloca ptr, align 8 |
| 128 | +// CHECK-NEXT: [[VDMRP:%.*]] = alloca ptr, align 8 |
| 129 | +// CHECK-NEXT: store ptr [[PTR:%.*]], ptr [[PTR_ADDR]], align 8 |
| 130 | +// CHECK-NEXT: [[TMP0:%.*]] = load ptr, ptr [[PTR_ADDR]], align 8 |
| 131 | +// CHECK-NEXT: store ptr [[TMP0]], ptr [[VDMRP]], align 8 |
| 132 | +// CHECK-NEXT: [[TMP1:%.*]] = load ptr, ptr [[VDMRP]], align 8 |
| 133 | +// CHECK-NEXT: [[ADD_PTR:%.*]] = getelementptr inbounds <1024 x i1>, ptr [[TMP1]], i64 2 |
| 134 | +// CHECK-NEXT: ret ptr [[ADD_PTR]] |
| 135 | +// |
| 136 | +const __dmr1024 *test_dmr_ret_const(int *ptr) { |
| 137 | + __dmr1024 *vdmrp = (__dmr1024 *)ptr; |
| 138 | + return vdmrp + 2; |
| 139 | +} |
| 140 | + |
| 141 | +// CHECK-LABEL: @test_dmr_sizeof_alignof( |
| 142 | +// CHECK-NEXT: entry: |
| 143 | +// CHECK-NEXT: [[PTR_ADDR:%.*]] = alloca ptr, align 8 |
| 144 | +// CHECK-NEXT: [[VDMRP:%.*]] = alloca ptr, align 8 |
| 145 | +// CHECK-NEXT: [[VDMR:%.*]] = alloca <1024 x i1>, align 128 |
| 146 | +// CHECK-NEXT: [[SIZET:%.*]] = alloca i32, align 4 |
| 147 | +// CHECK-NEXT: [[ALIGNT:%.*]] = alloca i32, align 4 |
| 148 | +// CHECK-NEXT: [[SIZEV:%.*]] = alloca i32, align 4 |
| 149 | +// CHECK-NEXT: [[ALIGNV:%.*]] = alloca i32, align 4 |
| 150 | +// CHECK-NEXT: store ptr [[PTR:%.*]], ptr [[PTR_ADDR]], align 8 |
| 151 | +// CHECK-NEXT: [[TMP0:%.*]] = load ptr, ptr [[PTR_ADDR]], align 8 |
| 152 | +// CHECK-NEXT: store ptr [[TMP0]], ptr [[VDMRP]], align 8 |
| 153 | +// CHECK-NEXT: [[TMP1:%.*]] = load ptr, ptr [[VDMRP]], align 8 |
| 154 | +// CHECK-NEXT: [[TMP2:%.*]] = load <1024 x i1>, ptr [[TMP1]], align 128 |
| 155 | +// CHECK-NEXT: store <1024 x i1> [[TMP2]], ptr [[VDMR]], align 128 |
| 156 | +// CHECK-NEXT: store i32 128, ptr [[SIZET]], align 4 |
| 157 | +// CHECK-NEXT: store i32 128, ptr [[ALIGNT]], align 4 |
| 158 | +// CHECK-NEXT: store i32 128, ptr [[SIZEV]], align 4 |
| 159 | +// CHECK-NEXT: store i32 128, ptr [[ALIGNV]], align 4 |
| 160 | +// CHECK-NEXT: [[TMP3:%.*]] = load i32, ptr [[SIZET]], align 4 |
| 161 | +// CHECK-NEXT: [[TMP4:%.*]] = load i32, ptr [[ALIGNT]], align 4 |
| 162 | +// CHECK-NEXT: [[ADD:%.*]] = add i32 [[TMP3]], [[TMP4]] |
| 163 | +// CHECK-NEXT: [[TMP5:%.*]] = load i32, ptr [[SIZEV]], align 4 |
| 164 | +// CHECK-NEXT: [[ADD1:%.*]] = add i32 [[ADD]], [[TMP5]] |
| 165 | +// CHECK-NEXT: [[TMP6:%.*]] = load i32, ptr [[ALIGNV]], align 4 |
| 166 | +// CHECK-NEXT: [[ADD2:%.*]] = add i32 [[ADD1]], [[TMP6]] |
| 167 | +// CHECK-NEXT: ret i32 [[ADD2]] |
| 168 | +// |
| 169 | +int test_dmr_sizeof_alignof(int *ptr) { |
| 170 | + __dmr1024 *vdmrp = (__dmr1024 *)ptr; |
| 171 | + __dmr1024 vdmr = *vdmrp; |
| 172 | + unsigned sizet = sizeof(__dmr1024); |
| 173 | + unsigned alignt = __alignof__(__dmr1024); |
| 174 | + unsigned sizev = sizeof(vdmr); |
| 175 | + unsigned alignv = __alignof__(vdmr); |
| 176 | + return sizet + alignt + sizev + alignv; |
| 177 | +} |
0 commit comments